Quad 2-Input NAND Gate with Open-Drain Outputs

# **High-Performance Silicon-Gate CMOS**

The SL74HC03 is identical in pinout to the LS/ALS03. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALSTTL outputs.

The SL74HC03 NAND gate has, as its output, a high-performance MOS N-Channel transistor. This NAND gate can, therefore, with a suitable pullup resistor, be used in wired-AND applications.

- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA
- High Noise Immunity Characteristic of CMOS Devices



#### **LOGIC DIAGRAM**



PIN  $14 = V_{CC}$ PIN 7 = GND

### PIN ASSIGNMENT



### **FUNCTION TABLE**

| Inputs |   | Output |
|--------|---|--------|
| A      | В | Y      |
| L      | L | Z      |
| L      | Н | Z      |
| Н      | L | Z      |
| Н      | Н | L      |

Z= High Impedance

## **MAXIMUM RATINGS**\*

| Symbol           | Parameter                                                                     | Value                        | Unit |
|------------------|-------------------------------------------------------------------------------|------------------------------|------|
| $V_{CC}$         | DC Supply Voltage (Referenced to GND)                                         | -0.5 to +7.0                 | V    |
| $V_{\rm IN}$     | DC Input Voltage (Referenced to GND)                                          | -1.5 to V <sub>CC</sub> +1.5 | V    |
| $V_{OUT}$        | DC Output Voltage (Referenced to GND)                                         | -0.5 to $V_{CC}$ +0.5        | V    |
| $I_{IN}$         | DC Input Current, per Pin                                                     | ±20                          | mA   |
| $I_{OUT}$        | DC Output Current, per Pin                                                    | ±25                          | mA   |
| $I_{CC}$         | DC Supply Current, V <sub>CC</sub> and GND Pins                               | ±50                          | mA   |
| $P_{\mathrm{D}}$ | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+                 | 750<br>500                   | mW   |
| Tstg             | Storage Temperature                                                           | -65 to +150                  | °C   |
| $T_{\rm L}$      | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) | 260                          | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

SOIC Package: : - 7 mW/°C from 65° to 125°C

### RECOMMENDED OPERATING CONDITIONS

| Symbol                          | Parameter                                                                                                         |             | Max                | Unit |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------|--------------------|------|
| $V_{CC}$                        | DC Supply Voltage (Referenced to GND)                                                                             | 2.0         | 6.0                | V    |
| $V_{\rm IN}, V_{\rm OUT}$       | DC Input Voltage, Output Voltage (Referenced to GND)                                                              | 0           | $V_{CC}$           | V    |
| $T_{A}$                         | Operating Temperature, All Package Types                                                                          |             | +125               | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 1) $V_{CC} = 2.0 \text{ V} $ $V_{CC} = 4.5 \text{ V} $ $V_{CC} = 6.0 \text{ V} $ | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

<sup>+</sup>Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

# DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                      |                                                                                                                                                   | $V_{CC}$          | Guaranteed Limit     |                    | imit               |      |
|-----------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                            | Test Conditions                                                                                                                                   | V                 | 25 °C<br>to<br>-55°C | ≤85<br>°C          | ≤125<br>°C         | Unit |
| V <sub>IH</sub> | Minimum High-Level<br>Input Voltage                  | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT}  \le 20 \mu A$                                                                                      | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2   | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| $V_{\rm IL}$    | Maximum Low -Level Input Voltage                     | $V_{OUT}$ =0.1 V or $V_{CC}$ -0.1 V $ I_{OUT}  \le 20 \mu\text{A}$                                                                                | 2.0<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8   | 0.5<br>1.35<br>1.8 | 0.5<br>1.35<br>1.8 | V    |
| V <sub>OL</sub> | Maximum Low-Level<br>Output Voltage                  | $ \begin{vmatrix} V_{\rm IN} = V_{\rm IH} \\ I_{\rm OUT} \end{vmatrix} \le 20 \mu A $                                                             | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                      | $\begin{split} & V_{\rm IN} {=} V_{\rm IH} \\ & \mid I_{\rm OUT} \mid \leq 4.0 \ \rm mA \\ & \mid I_{\rm OUT} \mid \leq 5.2 \ \rm mA \end{split}$ | 4.5<br>6.0        | 0.26<br>0.26         | 0.33<br>0.33       | 0.4<br>0.4         |      |
| $I_{\rm IN}$    | Maximum Input<br>Leakage Current                     | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                                                           | 6.0               | ±0.1                 | ±1.0               | ±1.0               | μА   |
| $I_{CC}$        | Maximum Quiescent<br>Supply Current<br>(per Package) | $V_{\rm IN} \!\!=\!\! V_{\rm CC}$ or GND $I_{\rm OUT} \!\!=\!\! 0 \mu A$                                                                          | 6.0               | 1.0                  | 10                 | 40                 | μА   |
| $I_{OZ}$        | Maximum Three-State<br>Leakage Current               | Output in High-Impedance State $V_{IN} = V_{IL} \text{ or } V_{IH} \\ I_{OUT} = V_{CC} \text{ or GND}$                                            | 6.0               | ±0.5                 | ±5.0               | ±10                | μА   |

## $\textbf{AC ELECTRICAL CHARACTERISTICS}(C_L = 50 \text{pF}, Input \ t_r = t_f = 6.0 \ \text{ns})$

|                    |                                                                         | $V_{CC}$          | Guaranteed Limit  |                 |                 |      |
|--------------------|-------------------------------------------------------------------------|-------------------|-------------------|-----------------|-----------------|------|
| Symbol             | Parameter                                                               | V                 | 25 °C to<br>-55°C | ≤85°C           | ≤125°C          | Unit |
| $t_{PLZ}, t_{PZL}$ | Maximum Propagation Delay, Input A or B to Output Y (Figures 1 and 2)   | 2.0<br>4.5<br>6.0 | 120<br>24<br>20   | 150<br>30<br>26 | 180<br>36<br>31 | ns   |
| t <sub>THL</sub>   | Maximum Output Transition Time, Any Output (Figures 1 and 2)            | 2.0<br>4.5<br>6.0 | 75<br>15<br>13    | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>IN</sub>    | Maximum Input Capacitance                                               | -                 | 10                | 10              | 10              | pF   |
| $C_{OUT}$          | Maximum Three-State Output Capacitance (Output in High-Impedance State) | -                 | 10                | 10              | 10              | pF   |

|          | Power Dissipation Capacitance (Per Gate)                                                           | Typical @25°C,V <sub>CC</sub> =5.0 V |    |
|----------|----------------------------------------------------------------------------------------------------|--------------------------------------|----|
| $C_{PD}$ | Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ | 8.0                                  | pF |



.Figure 1. Switching Waveforms

Figure 2. Test Circuit

EXPANDED LOGIC DIAGRAM (1/4 of the Device)



\*Denotes open-drain outputs